

# CD4049UB and CD4050B CMOS Hex Inverting Buffer and Converter

#### 1 Features

- CD4049UB Inverting
- CD4050B Noninverting
- High Sink Current for Driving 2 TTL Loads
- High-to-Low Level Logic Conversion
- 100% Tested for Quiescent Current at 20 V
- Maximum Input Current of 1 µA at 18 V Over Full Package Temperature Range; 100 nA at 18 V and
- 5-V, 10-V, and 15-V Parametric Ratings

# 2 Applications

- CMOS to DTL or TTL Hex Converters
- CMOS Current Sink or Source Drivers
- CMOS High-to-Low Logic Level Converters



1 of 6 Identical Units

# Schematic Diagram of CD4049UB

# 3 Description

The CD4049UB and CD4050B devices are inverting and noninverting hex buffers, and feature logic-level conversion using only one supply voltage (V<sub>CC</sub>). The input-signal high level (VIH) can exceed the VCC supply voltage when these devices are used for logiclevel conversions. These devices are intended for use as CMOS to DTL or TTL converters and can drive directly two DTL or TTL loads. (V<sub>CC</sub> = 5 V,  $V_{OL} \le 0.4 \text{ V}$ , and  $I_{OL} \ge 3.3 \text{ mA.}$ )

#### **Device Information**

| PART NUMBER(1)           | PACKAGE                     | BODY SIZE (NOM)    |  |  |
|--------------------------|-----------------------------|--------------------|--|--|
| CD4049UBE,<br>CD4050BE   | PDIP (16)                   | 6.35 mm × 19.30 mm |  |  |
| CD4049UBD,<br>CD4050BD   | SOIC (16) 9.90 mm × 3.91 mm |                    |  |  |
| CD4049UBDW,<br>CD4050BDW | SOIC (16)                   | 10.30 mm × 7.50 mm |  |  |
| CD4049UBNS,<br>CD4050BNS | SO (16)                     | 10.30 mm × 5.30 mm |  |  |
| CD4049UBPW,<br>CD4050BPW | TSSOP (16)                  | 5.00 mm × 4.40 mm  |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.



Copyright © 2016, Texas Instruments Incorporated 1 of 6 Identical Units

Schematic Diagram of CD4050B



Page

# **Table of Contents**

| 1 Features                                                               | 1              | 8.4 Device Functional Modes                          | 14  |
|--------------------------------------------------------------------------|----------------|------------------------------------------------------|-----|
| 2 Applications                                                           | 1              | 9 Application and Implementation                     | 15  |
| 3 Description                                                            | 1              | 9.1 Application Information                          | 15  |
| 4 Revision History                                                       | <mark>2</mark> | 9.2 Typical Application                              | 15  |
| 5 Pin Configuration and Functions                                        | 3              | 10 Power Supply Recommendations                      | 16  |
| 6 Specifications                                                         |                | 11 Layout                                            |     |
| 6.1 Absolute Maximum Ratings                                             |                | 11.1 Layout Guidelines                               |     |
| 6.2 ESD Ratings                                                          | 4              | 11.2 Layout Example                                  |     |
| 6.3 Recommended Operating Conditions                                     | 4              | 12 Device and Documentation Support                  | 17  |
| 6.4 Thermal Information                                                  | 5              | 12.1 Documentation Support                           |     |
| 6.5 Electrical Characteristics: DC                                       | 5              | 12.2 Related Links                                   |     |
| 6.6 Electrical Characteristics: AC                                       | 9              | 12.3 Receiving Notification of Documentation Updates | s17 |
| 6.7 Typical Characteristics                                              | 10             | 12.4 Support Resources                               | 17  |
| 7 Parameter Measurement Information                                      | 11             | 12.5 Trademarks                                      | 17  |
| 7.1 Test Circuits                                                        | 11             | 12.6 Electrostatic Discharge Caution                 | 17  |
| 8 Detailed Description                                                   | 13             | 12.7 Glossary                                        |     |
| 8.1 Overview                                                             | 13             | 13 Mechanical, Packaging, and Orderable              |     |
| 8.2 Functional Block Diagram                                             | 13             | Information                                          | 17  |
| 8.3 Feature Description                                                  | 13             |                                                      |     |
|                                                                          |                |                                                      |     |
|                                                                          |                |                                                      |     |
| 4 Davisian History                                                       |                |                                                      |     |
| <b>4 Revision History</b><br>NOTE: Page numbers for previous revisions r |                |                                                      |     |

Changes from Revision J (September 2016) to Revision K (June 2020)

| • | Updated the numbering format for tables, figures, and cross-references throughout the document                                                                                                                                                                                      |                |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| C | hanges from Revision I (May 2004) to Revision J (September 2016)                                                                                                                                                                                                                    | Page           |
| • | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section | 1              |
| • | Deleted Ordering Information table; see POA at the end of the data sheet                                                                                                                                                                                                            | <mark>1</mark> |
| • | Changed Storage temperature minimum value from 65 to –65                                                                                                                                                                                                                            | 4              |
| • | Changed R <sub>0JA</sub> values for the CD4049UB device: D (SOIC) from 73 to 81.6, DW (SOIC) from 57 to 81.6, (PDIP) from 67 to 49.5, NS (SO) from 64 to 84.3, and PW (TSSOP) from 108 to 108.9                                                                                     |                |
| • | Changed $R_{\theta JA}$ values for the CD4050B device: D (SOIC) from 73 to 81.6, DW (SOIC) from 57 to 81.2, E (PDIP) from 67 to 49.7, NS (SO) from 64 to 83.8, and PW (TSSOP) from 108 to 108.4                                                                                     |                |



# **5 Pin Configuration and Functions**



Figure 5-1. CD4049UB D, DW, N, NS, and PW Packages 16-Pin SOIC, PDIP, SO, and TSSOP Top View

Figure 5-2. CD4050B D, DW, N, NS, and PW Packages 1G6-Pin SOIC, PDIP, SO, and TSSOP Top View

Pin Functions: CD4049UB

| Р    | PIN    |     | DESCRIPTION                            |
|------|--------|-----|----------------------------------------|
| NAME | NO.    | I/O | DESCRIPTION                            |
| A    | 3      | I   | Input 1                                |
| В    | 5      | I   | Input 2                                |
| С    | 7      | I   | Input 3                                |
| D    | 9      | I   | Input 4                                |
| E    | 11     | I   | Input 5                                |
| F    | 14     | I   | Input 6                                |
| G    | 2      | 0   | Inverting output 1. G = A              |
| Н    | 4      | 0   | Inverting output 2. H = $\overline{B}$ |
| I    | 6      | 0   | Inverting output 3. I = $\overline{C}$ |
| J    | 10     | 0   | Inverting output 4. $J = \overline{D}$ |
| K    | 12     | 0   | Inverting output 5. K = E              |
| L    | 15     | 0   | Inverting output 6. L = F              |
| NC   | 13, 16 | _   | No connection                          |
| VCC  | 1      | _   | Power pin                              |
| VSS  | 8      | _   | Negative supply                        |



#### Pin Functions: CD4050B

| PIN  |        | I/O | DESCRIPTION               |
|------|--------|-----|---------------------------|
| NAME | NO.    | 1/0 | DESCRIPTION               |
| Α    | 3      | I   | Input 1                   |
| В    | 5      | I   | Input 2                   |
| С    | 7      | I   | Input 3                   |
| D    | 9      | I   | Input 4                   |
| E    | 11     | I   | Input 5                   |
| F    | 14     | I   | Input 6                   |
| G    | 2      | 0   | Inverting output 1. G = A |
| Н    | 4      | 0   | Inverting output 2. H = B |
| I    | 6      | 0   | Inverting output 3. I = C |
| J    | 10     | 0   | Inverting output 4. J = D |
| K    | 12     | 0   | Inverting output 5. K = E |
| L    | 15     | 0   | Inverting output 6. L = F |
| NC   | 13, 16 | _   | No connection             |
| VCC  | 1      | _   | Power pin                 |
| VSS  | 8      | _   | Negative supply           |

# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                                      | MIN  | MAX | UNIT |
|---------------------------------------|--------------------------------------|------|-----|------|
| Supply voltage                        | VCC to VSS                           | -0.5 | 20  | V    |
| DC input current, I <sub>IK</sub>     | Any one input                        |      | ±10 | mA   |
| Lead temperature (soldering, 10 s)    | SOIC, lead tips only                 |      | 265 | °C   |
| Junction temperature, T <sub>J</sub>  | Junction temperature, T <sub>J</sub> |      |     |      |
| Storage temperature, T <sub>stg</sub> |                                      | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Section 6.3. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|      |            |                      |                                                                                | VALUE | UNIT |
|------|------------|----------------------|--------------------------------------------------------------------------------|-------|------|
| V    | Eloci      | trostatic discharge  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1500 | V    |
| V (E | ESD) Elect | irostatic discriarge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                 |                       | MIN | MAX | UNIT |
|-----------------|-----------------------|-----|-----|------|
| V <sub>CC</sub> | Supply voltage        | 3   | 18  | V    |
| T <sub>A</sub>  | Operating temperature | -55 | 125 | °C   |



# **6.4 Thermal Information**

|                       |                                                       |             |              | CD4049UB    |            |               |             |              | CD4050B     |            |               |      |
|-----------------------|-------------------------------------------------------|-------------|--------------|-------------|------------|---------------|-------------|--------------|-------------|------------|---------------|------|
| THERMAL METRIC(1)     |                                                       | D<br>(SOIC) | DW<br>(SOIC) | E<br>(PDIP) | NS<br>(SO) | PW<br>(TSSOP) | D<br>(SOIC) | DW<br>(SOIC) | E<br>(PDIP) | NS<br>(SO) | PW<br>(TSSOP) | UNIT |
|                       |                                                       | 16 PINS     | 16 PINS      | 16 PINS     | 16 PINS    | 16 PINS       | 16 PINS     | 16 PINS      | 16 PINS     | 16 PINS    | 16 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(2)</sup> | 81.6        | 81.6         | 49.5        | 84.3       | 108.9         | 81.6        | 81.2         | 49.7        | 83.8       | 108.4         | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance             | 41.5        | 44.5         | 36.8        | 43         | 43.7          | 41.5        | 44.1         | 37          | 42.5       | 43.2          | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance                  | 39          | 46.3         | 29.4        | 44.6       | 54            | 39          | 45.9         | 29.6        | 44.1       | 53.5          | °C/W |
| Ψлт                   | Junction-to-top<br>characterization<br>parameter      | 10.7        | 16.5         | 21.7        | 12.8       | 4.6           | 10.7        | 16.1         | 21.9        | 12.5       | 4.5           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter          | 38.7        | 45.8         | 29.3        | 44.3       | 53.4          | 38.7        | 45.4         | 29.5        | 43.8       | 52.9          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.5 Electrical Characteristics: DC**

|                       | PARAMETER                | TEST CONDITIONS                                     |                         | MIN | TYP  | MAX | UNIT |
|-----------------------|--------------------------|-----------------------------------------------------|-------------------------|-----|------|-----|------|
|                       |                          |                                                     | T <sub>A</sub> = -55 °C |     |      | 1   |      |
|                       |                          |                                                     | T <sub>A</sub> = -40 °C |     |      | 1   |      |
|                       |                          | V <sub>IN</sub> = 0 or 5 V, V <sub>CC</sub> = 5 V   | T <sub>A</sub> = 25 °C  |     | 0.02 | 1   |      |
|                       |                          |                                                     | T <sub>A</sub> = 85 °C  |     |      | 30  |      |
|                       |                          |                                                     | T <sub>A</sub> = 125 °C |     |      | 30  |      |
|                       |                          |                                                     | T <sub>A</sub> = -55 °C |     |      | 2   |      |
|                       |                          |                                                     | T <sub>A</sub> = -40 °C |     |      | 2   |      |
|                       |                          | V <sub>IN</sub> = 0 or 10 V, V <sub>CC</sub> = 10 V | T <sub>A</sub> = 25 °C  |     | 0.02 | 2   | μΑ   |
|                       |                          |                                                     | T <sub>A</sub> = 85 °C  |     |      | 60  |      |
| I (Max)               | Quiescent device current |                                                     | T <sub>A</sub> = 125 °C |     |      | 60  |      |
| I <sub>DD</sub> (Max) | Quiescent device current |                                                     | T <sub>A</sub> = -55 °C |     |      | 4   |      |
|                       |                          |                                                     | T <sub>A</sub> = -40 °C |     |      | 4   |      |
|                       |                          | V <sub>IN</sub> = 0 or 15 V, V <sub>CC</sub> = 4 V  | T <sub>A</sub> = 25 °C  |     | 0.02 | 4   |      |
|                       |                          |                                                     | T <sub>A</sub> = 85 °C  |     |      | 120 |      |
|                       |                          |                                                     | T <sub>A</sub> = 125 °C |     |      | 120 |      |
|                       |                          |                                                     | T <sub>A</sub> = -55 °C |     |      | 20  |      |
|                       |                          |                                                     | T <sub>A</sub> = -40 °C |     |      | 20  |      |
|                       |                          | V <sub>IN</sub> = 0 or 20 V, V <sub>CC</sub> = 20 V | T <sub>A</sub> = 25 °C  |     | 0.04 | 20  |      |
|                       |                          |                                                     | T <sub>A</sub> = 85 °C  |     |      | 600 |      |
|                       |                          |                                                     | T <sub>A</sub> = 125 °C |     |      | 600 |      |

<sup>(2)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.



|                       | PARAMETER                   | TEST CONDITIONS                                                                       |                         | MIN   | TYP  | MAX   | UNIT |
|-----------------------|-----------------------------|---------------------------------------------------------------------------------------|-------------------------|-------|------|-------|------|
|                       |                             |                                                                                       | T <sub>A</sub> = -55 °C |       |      | 3.3   |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | 3.1   |      |
|                       |                             | $V_{OUT} = 0.4 \text{ V}, V_{IN} = 0 \text{ or } 5 \text{ V}, V_{CC} = 4.5 \text{ V}$ | T <sub>A</sub> = 25 °C  | 2.6   | 5.2  |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | 2.1   |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 125 °C |       |      | 1.8   |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -55 °C |       |      | 4     |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | 3.8   |      |
|                       |                             | V <sub>OUT</sub> = 0.4 V, V <sub>IN</sub> = 0 or 5 V, V <sub>CC</sub> = 5 V           | T <sub>A</sub> = 25 °C  | 3.2   | 6.4  |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | 2.9   |      |
| (A4:m)                | Outrot law (ainly) assument |                                                                                       | T <sub>A</sub> = 125 °C |       |      | 2.4   | 4    |
| I <sub>OL</sub> (Min) | Output low (sink) current   |                                                                                       | T <sub>A</sub> = -55 °C |       |      | 10    | mA   |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | 9.6   |      |
|                       |                             | V <sub>OUT</sub> = 0.5 V, V <sub>IN</sub> = 0 or 10 V, V <sub>CC</sub> = 10 V         | T <sub>A</sub> = 25 °C  | 8     | 16   |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | 6.6   |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 125 °C |       |      | 5.6   |      |
|                       |                             | T <sub>A</sub> = -40 °                                                                | T <sub>A</sub> = -55 °C |       |      | 26    |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | 25    |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 25 °C  | 24    | 48   |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | 20    |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 125 °C |       |      | 18    |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -55 °C |       |      | -0.81 |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | -0.73 |      |
|                       |                             | V <sub>OUT</sub> = 4.6 V, V <sub>IN</sub> = 0 or 5 V, V <sub>CC</sub> = 5 V           | T <sub>A</sub> = 25 °C  | -0.65 | -1.2 |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | -0.58 |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 125 °C |       |      | -0.48 |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -55 °C |       |      | -2.6  |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | -2.4  |      |
|                       |                             | V <sub>OUT</sub> = 2.5 V, V <sub>IN</sub> = 0 or 5 V, V <sub>CC</sub> = 5 V           | T <sub>A</sub> = 25 °C  | -2.1  | -3.9 |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | -1.9  |      |
| I (NAire)             | Output high (source)        |                                                                                       | T <sub>A</sub> = 125 °C |       |      | -1.55 | 4    |
| I <sub>OH</sub> (Min) | current                     |                                                                                       | T <sub>A</sub> = -55 °C |       |      | -2    | mA   |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | -1.8  |      |
|                       |                             | V <sub>OUT</sub> = 9.5 V, V <sub>IN</sub> = 0 or 10 V, V <sub>CC</sub> = 10 V         | T <sub>A</sub> = 25 °C  | -1.65 | -3   |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | -1.35 |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 125 °C |       |      | -1.18 |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -55 °C |       |      | -5.2  |      |
|                       |                             |                                                                                       | T <sub>A</sub> = -40 °C |       |      | -4.8  |      |
|                       |                             | V <sub>OUT</sub> = 1.3 V, V <sub>IN</sub> = 0 or 15 V, V <sub>CC</sub> = 15 V         | T <sub>A</sub> = 25 °C  | -4.3  | -8   |       |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 85 °C  |       |      | -3.5  |      |
|                       |                             |                                                                                       | T <sub>A</sub> = 125 °C |       |      | -3.1  |      |



www.ti.com

|                       | PARAMETER                    | TEST CONDITIONS                                                           |                         | MIN   | TYP | MAX   | UNIT |
|-----------------------|------------------------------|---------------------------------------------------------------------------|-------------------------|-------|-----|-------|------|
|                       |                              |                                                                           | T <sub>A</sub> = -55 °C |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -40 °C |       |     | 0.05  |      |
|                       |                              | V <sub>IN</sub> = 0 or 5 V, V <sub>CC</sub> = 5 V                         | T <sub>A</sub> = 25 °C  |       | 0   | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 85 °C  |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 125 °C |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -55 °C |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -40 °C |       |     | 0.05  |      |
| V <sub>OL</sub> (Max) | Out voltage low level        | V <sub>IN</sub> = 0 or 10 V, V <sub>CC</sub> = 10 V                       | T <sub>A</sub> = 25 °C  |       | 0   | 0.05  | V    |
|                       |                              |                                                                           | T <sub>A</sub> = 85 °C  |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 125 °C |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -55 °C |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -40 °C |       |     | 0.05  |      |
|                       |                              | V <sub>IN</sub> = 0 or 15 V, V <sub>CC</sub> = 15 V                       | T <sub>A</sub> = 25 °C  |       | 0   | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 85 °C  |       |     | 0.05  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 125 °C |       |     | 0.05  |      |
|                       |                              | V <sub>IN</sub> = 0 or 5 V, V <sub>CC</sub> = 5 V                         | T <sub>A</sub> = -55 °C |       |     | 4.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -40 °C |       |     | 4.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 25 °C  | 4.95  | 5   |       |      |
|                       |                              |                                                                           | T <sub>A</sub> = 85 °C  |       |     | 4.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 125 °C |       |     | 4.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -55 °C |       |     | 9.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -40 °C |       |     | 9.95  |      |
| V <sub>OH</sub> (Min) | Output voltage high level    | V <sub>IN</sub> = 0 or 10 V, V <sub>CC</sub> = 10 V                       | T <sub>A</sub> = 25 °C  | 9.95  | 10  |       | V    |
|                       |                              |                                                                           | T <sub>A</sub> = 85 °C  |       |     | 9.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = 125 °C |       |     | 9.95  |      |
|                       |                              |                                                                           | T <sub>A</sub> = -55 °C |       |     | 14.95 |      |
|                       |                              |                                                                           | T <sub>A</sub> = -40 °C |       |     | 14.95 |      |
|                       |                              | V <sub>IN</sub> = 0 or 15 V, V <sub>CC</sub> = 15 V                       | T <sub>A</sub> = 25 °C  | 14.95 | 15  |       |      |
|                       |                              |                                                                           | T <sub>A</sub> = 85 °C  |       |     | 14.95 |      |
|                       |                              |                                                                           | T <sub>A</sub> = 125 °C |       |     | 14.95 |      |
|                       |                              | V <sub>OUT</sub> = 4.5 V, V <sub>CC</sub> = 5 V, Full temperature ran     | ige                     |       |     | 1     |      |
|                       | Input low voltage (CD4049UB) | V <sub>OUT</sub> = 9 V, V <sub>CC</sub> = 10 V, Full temperature range    | ge                      |       |     | 2     |      |
| \/ (\A)               | (35404005)                   | V <sub>OUT</sub> = 13.5 V, V <sub>CC</sub> = 15 V, Full temperature i     | range                   |       |     | 2.5   | \/   |
| V <sub>IL</sub> (Max) |                              | V <sub>OUT</sub> = 0.5 V, V <sub>CC</sub> = 5 V, Full temperature ran     | ige                     |       |     | 1.5   | V    |
|                       | Input low voltage (CD4050B)  | V <sub>OUT</sub> = 1 V, V <sub>CC</sub> = 10 V, Full temperature range    | ge                      |       |     | 3     |      |
|                       | (354000)                     | $V_{OUT} = 1.5 \text{ V, } V_{CC} = 15 \text{ V, Full temperature range}$ |                         |       |     | 4     |      |



|                       | PARAMETER                        | TEST CONDITIONS                                     |                         | MIN  | TYP               | MAX  | UNIT |  |
|-----------------------|----------------------------------|-----------------------------------------------------|-------------------------|------|-------------------|------|------|--|
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      |                   | 4    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -40 °C |      |                   | 4    |      |  |
|                       |                                  | V <sub>OUT</sub> = 0.5 V, V <sub>CC</sub> = 5 V     | T <sub>A</sub> = 25 °C  | 4    |                   |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 85 °C  |      |                   | 4    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   | 4    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      |                   | 8    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -40 °C |      |                   | 8    |      |  |
| V <sub>IH</sub> (Min) | Input high voltage<br>(CD4049UB) | V <sub>OUT</sub> = 1 V, V <sub>CC</sub> = 10 V      |                         |      | V                 |      |      |  |
|                       | (02.0.002)                       |                                                     | T <sub>A</sub> = 85 °C  |      |                   | 8    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   | 8    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      |                   | 12.5 |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -40 °C |      |                   | 12.5 |      |  |
|                       |                                  | V <sub>OUT</sub> = 1.5 V, V <sub>CC</sub> = 15 V    | T <sub>A</sub> = 25 °C  | 12.5 |                   |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 85 °C  |      |                   | 12.5 |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   | 12.5 |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      | 3.5               |      |      |  |
|                       | Input high voltage               |                                                     | T <sub>A</sub> = -40 °C |      |                   | 3.5  |      |  |
|                       |                                  | V <sub>OUT</sub> = 4.5 V, V <sub>CC</sub> = 5 V     | T <sub>A</sub> = 25 °C  | 3.5  |                   |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 85 °C  |      | 3.5               |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      |                   | 7    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -40 °C |      |                   | 7    |      |  |
| V <sub>IH</sub>       |                                  | V <sub>OUT</sub> = 9 V, V <sub>CC</sub> = 10 V      | T <sub>A</sub> = 25 °C  | 7    |                   |      | V    |  |
|                       | Input high voltage<br>(CD4050B)  |                                                     | T <sub>A</sub> = 85 °C  |      |                   | 7    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   | 7    |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      |                   | 11   |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -40 °C |      |                   | 11   |      |  |
|                       |                                  | V <sub>OUT</sub> = 13.5 V, V <sub>CC</sub> = 15 V   | T <sub>A</sub> = 25 °C  | 11   |                   |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 85 °C  |      |                   | 11   |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   | 11   |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -55 °C |      |                   | ±0.1 |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = -40 °C |      |                   | ±0.1 | 0.1  |  |
| I <sub>IN</sub> (Max) | Input current                    | V <sub>IN</sub> = 0 or 18 V, V <sub>CC</sub> = 18 V | T <sub>A</sub> = 25 °C  |      | ±10 <sup>-5</sup> | ±0.1 | μΑ   |  |
|                       |                                  |                                                     | T <sub>A</sub> = 85 °C  |      |                   |      |      |  |
|                       |                                  |                                                     | T <sub>A</sub> = 125 °C |      |                   | ±1   |      |  |



# 6.6 Electrical Characteristics: AC

 $T_A$  = 25°C, Input  $t_r$  and  $t_f$  = 20 ns,  $C_L$  = 50 pF,  $R_L$  = 200 k $\Omega$  (unless otherwise noted)

|                  | PARAMETER                                        | TEST CONDITIONS                                | MIN | TYP | MAX  | UNIT |
|------------------|--------------------------------------------------|------------------------------------------------|-----|-----|------|------|
|                  |                                                  | V <sub>IN</sub> = 5 V, V <sub>CC</sub> = 5 V   |     | 60  | 120  |      |
|                  |                                                  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 10 V |     | 32  | 65   |      |
|                  | Propagation delay time Low to high (CD4049UB)    | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 5 V  |     | 45  | 90   | ns   |
|                  |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 15 V |     | 25  | 50   |      |
|                  |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 5 V  |     | 45  | 90   |      |
| t <sub>PLH</sub> |                                                  | V <sub>IN</sub> = 5 V, V <sub>CC</sub> = 5 V   |     | 70  | 140  |      |
|                  |                                                  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 10 V |     | 40  | 80   |      |
|                  | Propagation delay time<br>Low to high (CD4050B)  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 5 V  |     | 45  | 90   | ns   |
|                  | Low to high (OD 4000D)                           | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 15 V |     | 30  | 60   |      |
|                  |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 5 V  |     | 40  | 80   |      |
|                  | Propagation delay time<br>High to low (CD4049UB) | V <sub>IN</sub> = 5 V, V <sub>CC</sub> = 5 V   |     | 32  | 65   |      |
|                  |                                                  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 10 V |     | 20  | 40   |      |
|                  |                                                  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 5 V  |     | 15  | 30   | ns   |
|                  |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 15 V |     | 15  | 30   |      |
| _                |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 5 V  |     | 10  | 20   |      |
| t <sub>PHL</sub> |                                                  | V <sub>IN</sub> = 5 V, V <sub>CC</sub> = 5 V   |     | 55  | 110  |      |
|                  |                                                  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 10 V |     | 22  | 55   |      |
|                  | Propagation delay time High to low (CD4050B)     | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 5 V  |     | 50  | 100  | ns   |
|                  | riigir to low (OB4000B)                          | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 15 V |     | 15  | 30   |      |
|                  |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 5 V  |     | 50  | 100  |      |
|                  |                                                  | V <sub>IN</sub> = 5 V, V <sub>CC</sub> = 5 V   |     | 80  | 160  |      |
| t <sub>TLH</sub> | Transition time Low to high                      | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 10 V |     | 40  | 80   | ns   |
|                  | Low to riigh                                     | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 15 V |     | 30  | 60   |      |
|                  |                                                  | V <sub>IN</sub> = 5 V, V <sub>CC</sub> = 5 V   |     | 30  | 60   |      |
| t <sub>THL</sub> | Transition time<br>t <sub>THL</sub> High to low  | V <sub>IN</sub> = 10 V, V <sub>CC</sub> = 10 V |     | 20  | 40   | ns   |
|                  |                                                  | V <sub>IN</sub> = 15 V, V <sub>CC</sub> = 15 V |     | 15  | 30   |      |
| C                | Input capacitance (CD4049UB)                     |                                                |     | 15  | 22.5 | pF   |
| C <sub>IN</sub>  | Input capacitance (CD4050B)                      |                                                |     | 5   | 7.5  | pF   |



# 6.7 Typical Characteristics



Figure 6-1. Minimum and Maximum Voltage Transfer Characteristics for CD4049UB



Figure 6-2. Minimum and Maximum Voltage Transfer Characteristics for CD4050B



Figure 6-3. Typical Output Low (Sink) Current Characteristics



Figure 6-4. Minimum Output Low (Sink) Current Drain Characteristics



Figure 6-5. Typical Output High (Source) Current Characteristics



Figure 6-6. Minimum Output High (Source) Current Characteristics

www.ti.com



#### 7 Parameter Measurement Information

#### 7.1 Test Circuits



Figure 7-1. Quiescent Device Current Test Circuit



Test any one input with other inputs at VCC or VSS.

Figure 7-2. Input Voltage Test Circuit





Measure inputs sequentially, to both VCC and VSS connect all unused inputs to either VCC or VSS.

Figure 7-3. Input Current Test Circuit



IN Pin: A, B, C, D, E, or F

- B. OUT Pin: G, H, I, J, K, or L
- C. VCC Pin
- D. VSS Pin

Figure 7-4. Logic Level Conversion Application



C<sub>L</sub> includes fixture capacitance.

Figure 7-5. Dynamic Power Dissipation Test Circuits

# 8 Detailed Description

#### 8.1 Overview

The CD4049UB device is an inverting hex buffer; the CD4050B device is a noninverting hex buffer. These devices do logic-level conversions and have a high sink current that can drive two TTL loads. These devices also have low input current of 1 µA across the full temperature range at 18 V.

The CD4049UB and CD4050B devices are designated as replacements for CD4009UB and CD4010B devices, respectively. Because the CD4049UB and CD4050B require only one power supply, they are preferred over the CD4009UB and CD4010B and should be used in place of the CD4009UB and CD4010B in all inverter, current driver, or logic-level conversion applications. In these applications the CD4049UB and CD4050B are pin compatible with the CD4009UB and CD4010B respectively, and can be substituted for these devices in existing as well as in new designs. Pin 16 (NC) is not connected internally on the CD4049UB or CD4050B, therefore, connection to this terminal is of no consequence to circuit operation. TI recommends the CD4069UB hex inverter is recommended for applications not requiring high sink-current or voltage conversion.

### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

### **8.3 Feature Description**

CD4049UB and CD4050B have standardized symmetrical output characteristics and a wide operating voltage from 3 V to 18 V with quiescent current tested at 20 V. These devices have transition times of  $t_{TLH}$  = 40 ns and  $t_{THL}$  = 20 ns (typical) at 10 V. The operating temperature is from –55°C to 125°C.



# **8.4 Device Functional Modes**

Table 8-1 shows the functional modes for CD4049UB. Table 8-2 shows the functional modes for CD4050B.

Table 8-1. Function Table for CD4049UB

| INPUT<br>A, B, C, D, E, F | OUTPUT<br>G, H, I, J, K, L |
|---------------------------|----------------------------|
| Н                         | L                          |
| L                         | Н                          |

Table 8-2. Function Table for CD4050B

| INPUT<br>A, B, C, D, E, F | OUTPUT<br>G, H, I, J, K, L |
|---------------------------|----------------------------|
| Н                         | Н                          |
| L                         | L                          |

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

The CD4049UB and CD4050B devices have low input currents of 1  $\mu$ A at 18 V over full package-temperature range and 100 nA at 18 V, 25°C. These devices have a wide operating voltage from 3 V to 18 V and used in high-voltage applications.

# 9.2 Typical Application



Figure 9-1. CD4049UB Application

# 9.2.1 Design Requirements

The CD4049UB device is the industry's highest logic inverter operating at 18 V under recommended conditions. These devices have high sink current capabilities.

#### 9.2.2 Detailed Design Procedure

The recommended input conditions for Figure 9-1 includes rise time and fall time specifications (see  $\Delta t/\Delta V$  in *Recommended Operating Conditions*) and specified high and low levels (see  $V_{IH}$  and  $V_{IL}$  in *Recommended Operating Conditions*). Inputs are not overvoltage tolerant and must be below  $V_{CC}$  level because of the presence of input clamp diodes to VCC.

The recommended output condition for the CD4049UB application includes specific load currents. Load currents must be limited so as to not exceed the total power (continuous current through VCC or GND) for the device. These limits are in the *Absolute Maximum Ratings*. Outputs must not be pulled above  $V_{CC}$ .



#### 9.2.3 Application Curves



### 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating in *Recommended Operating Conditions*.

Each VCC pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor. If there are multiple VCC pins, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

# 11 Layout

### 11.1 Layout Guidelines

When using multiple bit logic devices, inputs must never float.

In many cases, digital logic device functions or parts of these functions are unused (for example, when only two inputs of a triple-input and gate are used, or only 3 of the 4 buffer gates are used). Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. This rule must be observed under all circumstances specified in the next paragraph.

All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. See *Implications of Slow or Floating CMOS Inputs* for more information on the effects of floating inputs. The logic level must apply to any particular unused input depending on the function of the device. Generally, they are tied to GND or VCC (whichever is convenient).

### 11.2 Layout Example



Figure 11-1. Layout Diagram



# 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 12-1. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| CD4049UB | Click here     | Click here   | Click here          | Click here          | Click here          |
| CD4050B  | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments Incorporated.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.7 Glossary

Ti Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 11-May-2023

# **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CD4049UBDR       | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4049UBM               | Samples |
| CD4049UBDRE4     | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4049UBM               | Samples |
| CD4049UBDRG4     | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4049UBM               | Samples |
| CD4049UBDW       | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4049UBM               | Samples |
| CD4049UBDWG4     | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4049UBM               | Samples |
| CD4049UBE        | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4049UBE               | Samples |
| CD4049UBEE4      | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4049UBE               | Samples |
| CD4049UBF        | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4049UBF               | Samples |
| CD4049UBF3A      | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4049UBF3A             | Samples |
| CD4049UBNSR      | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4049UB                | Samples |
| CD4049UBPWR      | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM049UB                 | Samples |
| CD4050BDR        | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4050BM                | Samples |
| CD4050BDW        | ACTIVE | SOIC         | DW                 | 16   | 40             | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4050BM                | Samples |
| CD4050BDWR       | ACTIVE | SOIC         | DW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4050BM                | Samples |
| CD4050BE         | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4050BE                | Samples |
| CD4050BEE4       | ACTIVE | PDIP         | N                  | 16   | 25             | RoHS & Green        | NIPDAU                        | N / A for Pkg Type | -55 to 125   | CD4050BE                | Samples |
| CD4050BF         | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4050BF                | Samples |
| CD4050BF3A       | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | CD4050BF3A              | Samples |
| CD4050BNSR       | ACTIVE | SO           | NS                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CD4050B                 | Samples |



www.ti.com 11-May-2023

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan            | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |                     | (6)                           |                    |              |                         |         |
| CD4050BPWR       | ACTIVE | TSSOP        | PW                 | 16   | 2000           | RoHS & Green        | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | CM050B                  | Samples |
| JM38510/05553BEA | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>05553BEA    | Samples |
| JM38510/05554BEA | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>05554BEA    | Samples |
| M38510/05553BEA  | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>05553BEA    | Samples |
| M38510/05554BEA  | ACTIVE | CDIP         | J                  | 16   | 1              | Non-RoHS<br>& Green | SNPB                          | N / A for Pkg Type | -55 to 125   | JM38510/<br>05554BEA    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

# **PACKAGE OPTION ADDENDUM**

www.ti.com 11-May-2023

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4049UB, CD4049UB-MIL, CD4050B, CD4050B-MIL:

• Catalog : CD4049UB, CD4050B

Military: CD4049UB-MIL, CD4050B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com 12-May-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4049UBDR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4049UBNSR | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |
| CD4049UBPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4050BDR   | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4050BDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| CD4050BNSR  | SO              | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.45       | 10.55      | 2.5        | 12.0       | 16.2      | Q1               |
| CD4050BPWR  | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 12-May-2023



# \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4049UBDR  | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4049UBNSR | SO           | NS              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| CD4049UBPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4050BDR   | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4050BDWR  | SOIC         | DW              | 16   | 2000 | 350.0       | 350.0      | 43.0        |
| CD4050BNSR  | SO           | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4050BPWR  | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

www.ti.com 12-May-2023

# **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type                                     | Pins | SPQ | L (mm)   | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------------------------------------------|------|-----|----------|--------|--------|--------|
|              | + -          | <del>                                     </del> |      |     | <u> </u> | , ,    | " /    | ` ,    |
| CD4049UBDW   | DW           | SOIC                                             | 16   | 40  | 506.98   | 12.7   | 4826   | 6.6    |
| CD4049UBDWG4 | DW           | SOIC                                             | 16   | 40  | 506.98   | 12.7   | 4826   | 6.6    |
| CD4049UBE    | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4049UBE    | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4049UBEE4  | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4049UBEE4  | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4050BDW    | DW           | SOIC                                             | 16   | 40  | 506.98   | 12.7   | 4826   | 6.6    |
| CD4050BE     | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4050BE     | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4050BEE4   | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |
| CD4050BEE4   | N            | PDIP                                             | 16   | 25  | 506      | 13.97  | 11230  | 4.32   |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



# NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated